Skip to content
Commit a74c52de authored by Peter Ujfalusi's avatar Peter Ujfalusi Committed by Mike Turquette
Browse files

clk: ti: clk-7xx: Correct ABE DPLL configuration



ABE DPLL frequency need to be lowered from 361267200
to 180633600 to facilitate the ATL requironments.
The dpll_abe_m2x2_ck clock need to be set to double
of ABE DPLL rate in order to have correct clocks
for audio.

Signed-off-by: default avatarPeter Ujfalusi <peter.ujfalusi@ti.com>
Acked-by: default avatarTero Kristo <t-kristo@ti.com>
Signed-off-by: default avatarMike Turquette <mturquette@linaro.org>
parent 64aa90f2
Loading
Loading
Loading
Loading
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment