Skip to content
Commit 81c7e03a authored by Peter Ujfalusi's avatar Peter Ujfalusi Committed by Tero Kristo
Browse files

CLK: TI: clk-54xx: Set the rate for dpll_abe_m2x2_ck



In order to get correct clock dividers for AESS/ABE we need to set the
dpll_abe_m2x2_ck rate to be double of dpll_abe_ck.

Signed-off-by: default avatarPeter Ujfalusi <peter.ujfalusi@ti.com>
Signed-off-by: default avatarTero Kristo <t-kristo@ti.com>
parent 9ac33b0c
Loading
Loading
Loading
Loading
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment